3304fcd3a5
Why I did it As part of PCBB changes, we need to enable 2 extra lossless queues. The changes in this PR are done to adjust only the reserved sizes on Th2 for the additional 2 lossless queues Calculations are done based on 40 downlinks for T1 and 16 uplinks for dual ToR How to verify it Verified that the rendering works fine on Th2 dut Unit tests have been updated to reflect the modified buffer sizes when pcbb is enabled. There are existing testcases that will test the original buffer sizes when pcbb is disabled. With these changes, was able to build sonic-config-engine wheel successfully Signed-off-by: Neetha John <nejo@microsoft.com> |
||
---|---|---|
.. | ||
Arista-7260CX3-64 | ||
Arista-7260CX3-C64 | ||
Arista-7260CX3-D108C8 | ||
Arista-7260CX3-Q64 | ||
plugins | ||
Arista-7260CX3-Q44 | ||
default_sku | ||
fancontrol | ||
pcie.yaml | ||
platform_asic | ||
platform_reboot | ||
platform.json | ||
pmon_daemon_control.json | ||
sensors.conf | ||
system_health_monitoring_config.json | ||
th2-a7260cx3-64-flex.config.bcm | ||
thermal_policy.json |